a国产,中文字幕久久波多野结衣AV,欧美粗大猛烈老熟妇,女人av天堂

自主XDSP中軟件流水循環(huán)緩沖部件的設(shè)計(jì)與實(shí)現(xiàn)

發(fā)布時(shí)間:2018-07-22 14:25
【摘要】:DSP算法中存在大量的循環(huán)操作,而開(kāi)發(fā)循環(huán)體間的指令級(jí)并行是提高處理器性能的重要方法之一。循環(huán)體調(diào)度技術(shù)包括循環(huán)展開(kāi)和軟件流水等。本文基于自主X DSP,研究軟件流水技術(shù)提高X DSP中循環(huán)程序的執(zhí)行效率,設(shè)計(jì)并實(shí)現(xiàn)了軟件流水循環(huán)緩沖部件。 論文詳細(xì)分析了循環(huán)展開(kāi)和軟件流水技術(shù),基于X DSP的需求和特點(diǎn),設(shè)計(jì)了一種基于軟件流水模調(diào)度算法的循環(huán)緩沖。該部件位于流水線的指令派發(fā)棧,,用于存儲(chǔ)和派發(fā)循環(huán)體指令,減少執(zhí)行循環(huán)程序時(shí)的訪存次數(shù),從而減少訪存延遲對(duì)DSP性能的影響。本文的主要工作如下: 1)在分析了for循環(huán)和while循環(huán)執(zhí)行特點(diǎn)的基礎(chǔ)上設(shè)計(jì)了循環(huán)緩沖的總體結(jié)構(gòu),并完成了循環(huán)緩沖控制模塊和存儲(chǔ)派發(fā)模塊的詳細(xì)設(shè)計(jì)。 2)設(shè)計(jì)了一種循環(huán)指令的跟蹤比較機(jī)制,完成了循環(huán)指令的裝載、排空和重載,實(shí)現(xiàn)循環(huán)指令的準(zhǔn)確存儲(chǔ)和派發(fā)。 3)設(shè)計(jì)了計(jì)數(shù)器比較機(jī)制和中斷排空機(jī)制,實(shí)現(xiàn)了循環(huán)程序的精確中斷。 4)研究了模擬驗(yàn)證方法,構(gòu)建了循環(huán)緩沖的模擬驗(yàn)證平臺(tái),對(duì)循環(huán)緩沖進(jìn)行了全面的系統(tǒng)級(jí)驗(yàn)證。 5)利用一個(gè)矩陣乘加程序和三個(gè)典型的DSP圖像算法等典型程序評(píng)測(cè)了循環(huán)緩沖的性能,通過(guò)實(shí)際的模擬測(cè)試,循環(huán)緩沖在上述程序中的使用率分別達(dá)到了95.34%、90.61%、88.85%和89.94%,大大減少了指令訪存頻率,降低了訪存功耗。 6)基于45nm工藝,完成了循環(huán)緩沖的邏輯綜合。該部件工作頻率可達(dá)1GHz,面積為76778.69平方微米,動(dòng)態(tài)功耗為28.99mW,靜態(tài)功耗為1.83mW。 該循環(huán)緩沖可以存儲(chǔ)112條32位的循環(huán)體指令,在循環(huán)專(zhuān)用指令的控制下完成循環(huán)體指令的存儲(chǔ)和派發(fā)。顯著提高了循環(huán)程序的執(zhí)行效率。
[Abstract]:There are a lot of cyclic operations in the DSP algorithm, and the development of instruction level parallelism between the cycle bodies is one of the most important ways to improve the performance of the processor. The cycle body scheduling technology includes cyclic expansion and software pipelining. Based on the autonomous X DSP, this paper studies the software pipelining technology to improve the execution efficiency of the circular program in the X DSP, and designs and implements the software. Running water cycle buffer.
In this paper, cyclic deployment and software pipelining are analyzed in detail. Based on the requirements and characteristics of X DSP, a cyclic buffer based on software pipelining scheduling algorithm is designed. The component is located in the pipelined instruction stack, which is used to store and distribute circulant instructions, reduce the number of memory visits in the execution of the circulant program, and reduce the memory delay. The effect of DSP performance. The main work of this article is as follows:
1) on the basis of the analysis of the characteristics of the for cycle and the while cycle, the overall structure of the cyclic buffer is designed, and the detailed design of the cycle buffer control module and the storage dispatch module is completed.
2) design a tracking and comparing mechanism for cyclic instructions, which completes the loading of cyclic instructions, emptying and overloading, and achieving accurate storage and distribution of circular instructions.
3) the counter comparison mechanism and interrupt emptying mechanism were designed to achieve the precise interruption of the cyclic procedure.
4) we studied the simulation verification method, built the simulation platform for cyclic buffering, and carried out a comprehensive system level verification of cyclic buffers.
5) using a matrix multiplier program and three typical DSP image algorithms, the performance of cyclic buffer is evaluated. Through the actual simulation test, the utilization rate of cyclic buffer in the above programs is 95.34%, 90.61%, 88.85% and 89.94% respectively, which greatly reduces the frequency of instruction memory and reduces the memory loss.
6) based on the 45nm process, the logic synthesis of cyclic buffer is completed. The working frequency of the component is up to 1GHz, the area is 76778.69 square microns, the dynamic power is 28.99mW, and the static power is 1.83mW.
The cyclic buffer can store 112 32 bit cyclic instructions and complete the storage and distribution of the circulation instruction under the control of the special instruction. The efficiency of the cycle program is greatly improved.
【學(xué)位授予單位】:國(guó)防科學(xué)技術(shù)大學(xué)
【學(xué)位級(jí)別】:碩士
【學(xué)位授予年份】:2013
【分類(lèi)號(hào)】:TP332

【參考文獻(xiàn)】

相關(guān)期刊論文 前5條

1 魏曉云,陳杰,曾云;DSP技術(shù)的最新發(fā)展及其應(yīng)用現(xiàn)狀[J];半導(dǎo)體技術(shù);2003年09期

2 李文龍,劉利,湯志忠;軟件流水中的循環(huán)展開(kāi)優(yōu)化[J];北京航空航天大學(xué)學(xué)報(bào);2004年11期

3 廖繼榮,董海濤;利用循環(huán)展開(kāi)最大化軟件流水線性能(英文)[J];純粹數(shù)學(xué)與應(yīng)用數(shù)學(xué);2004年03期

4 張虎堂;;數(shù)字信號(hào)處理器(DSP)的發(fā)展趨勢(shì)與應(yīng)用研究[J];硅谷;2010年23期

5 王大鳴,丁志強(qiáng),黃慧群;新一代SHARC結(jié)構(gòu)的DSP-ADSP21160[J];微處理機(jī);1999年04期



本文編號(hào):2137754

資料下載
論文發(fā)表

本文鏈接:http://www.wukwdryxk.cn/kejilunwen/jisuanjikexuelunwen/2137754.html


Copyright(c)文論論文網(wǎng)All Rights Reserved | 網(wǎng)站地圖 |

版權(quán)申明:資料由用戶90e84***提供,本站僅收錄摘要或目錄,作者需要?jiǎng)h除請(qǐng)E-mail郵箱bigeng88@qq.com
国产无夜激无码AV毛片| 亚洲人在线| 亚洲爆乳精品无码一区二区| 99热网站| 亚洲日韩aⅴ在线视频| 猫咪免费人成网站在线观看| 国产欧美精品一区二区三区| 久久久久久a亚洲欧洲av| 日韩中文字幕v亚洲中文字幕| 日本在线a一区视频| 欧美野外猛男的大粗鳮台湾同胞 | 国产乱对白刺激视频| 保靖县| 久久精品国产一区二区| 国产成人精品a视频| 国产又色又爽又黄的视频在线| 国产精品久久久久精品三级卜| 女人高潮被爽到呻吟在线观看| 亚洲AV色香蕉一区二区蜜桃 | 亚洲都市校园激情另类| 色婷婷日日躁夜夜躁| 亚洲欧美日韩在线不卡| 性欧美xxxxx乱极品少妇| 熟女偷拍| 日韩a√| 在线亚洲97se亚洲综合在线| 无码中文精品视视在线观看| 国产成人久久A免费观看| 国产不卡a| 少妇的性事hd| 毛片色毛片18毛片美女| 亚洲精品无码午夜福利理论片| 久久大香香蕉国产| 桃花影院在线观看| 亚洲射图| 黄总轻轻挺进新婚少妇| 午夜a级片| 中文精品字幕久久无码| 婷婷开心深爱五月天播播| 中文亚洲AV片在线观看不卡| 亚洲AV无码乱码在线观看富二代|